A DLL With Jitter Reduction Techniques and Quadrature Phase Generation for DRAM Interfaces

Cited 11 time in webofscience Cited 0 time in scopus
  • Hit : 395
  • Download : 0
A DLL featuring jitter reduction techniques for a noisy environment is described. It controls a loop response mode by monitoring the magnitude of input jitter caused by supply noise. This technique varies the probability of phase error tracking. It reduces the output jitter of the DLL due to a low effective variance of input phase error and a narrow effective loop bandwidth. The DILL is implemented in a 0.13 mu m CMOS process. Under noisy environments, the output clock of 1 GHz has 4.58 ps RMS and 29 ps peak-to-peak jitter.
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Issue Date
2009-05
Language
English
Article Type
Article; Proceedings Paper
Keywords

DELAY-LOCKED LOOP

Citation

IEEE JOURNAL OF SOLID-STATE CIRCUITS, v.44, pp.1522 - 1530

ISSN
0018-9200
URI
http://hdl.handle.net/10203/99760
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 11 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0