Dual-mode VCO gain topology for reducing in-band noise and reference spur of PLL in 65 nm CMOS

Cited 8 time in webofscience Cited 0 time in scopus
  • Hit : 358
  • Download : 0
A new topology in PLL architecture dual-mode K(VCO) (DMK) to reduce in-band noise and reference spurs is presented. The DMK PLL also adopts the technique to shrink the spurs by modulating the control voltage. The prototype DMK PLL is implemented in a 65 nm CMOS and shows about 3 ps RMS jitter, phase noise of -107 and -109 dBc/Hz at 100 kHz, 1 MHz offset frequency and reference spur of 68.5 dBc.
Publisher
INST ENGINEERING TECHNOLOGY-IET
Issue Date
2010-03
Language
English
Article Type
Article
Citation

ELECTRONICS LETTERS, v.46, no.5, pp.335 - 4853

ISSN
0013-5194
DOI
10.1049/el.2010.3553
URI
http://hdl.handle.net/10203/95561
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 8 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0