Patterning sub-30-nm MOSFET gate with i-line lithography

Cited 27 time in webofscience Cited 32 time in scopus
  • Hit : 370
  • Download : 0
We have investigated two process techniques: resist ashing and oxide hard mask trimming. A combination of ashing and trimming produces sub-30-nm MOSFET gate. These techniques require neither specific equipment nor materials, These can be used to fabricate experimental devices with line width beyond the limit of optical lithography or high-throughput e-beam lithography. They provide 25-nm gate pattern with i-line lithography and sub-20-nm pattern with e-beam lithography, A 40-nm gate channel length nMOSFET is demonstrated.
Publisher
IEEE-Inst Electrical Electronics Engineers Inc
Issue Date
2001-05
Language
English
Article Type
Article
Citation

IEEE TRANSACTIONS ON ELECTRON DEVICES, v.48, no.5, pp.1004 - 1006

ISSN
0018-9383
DOI
10.1109/16.918251
URI
http://hdl.handle.net/10203/79358
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 27 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0