Offset-mismatch-free pseudo-loop-unrolled SAR ADC비보정 기반 의사-루프-언롤드 축차 비교형 아날로그-디지털 변환기

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 248
  • Download : 0
This work presents a loop-unrolled successive approximation register (LU SAR) ADC without additional calibration. Conventional LU SAR ADCs have several comparators per each bit to remove the delay, therefore the mismatches between them degrade the performance of ADCs. Proposed ADC adopts the modified double-tail comparator which shares the preamplifier and separates the latches. Since the input-referred offset between the latches is reduced by the gain of the pre-amplifier, it does not require calibration. It enables a speed-enhanced architecture compared to the conventional SAR ADC with a compact area. The prototype 6-bit 700-MS/s SAR ADC was implemented in CMOS 28-nm process and has 0.0012 mm2 small area. With Nyquist input, the measured signal-to-noise- and-distortion-ratio (SNDR) and spurious-free dynamic range (SFDR) are 34.34 and 49.97 dB, respectively consuming 1 mW. The ADC achieves 33.8 fJ/conversion step Walden figure-of-merit (FOM) at 700-MS/s.
Advisors
Ryu, Seung-Takresearcher류승탁researcher
Description
한국과학기술원 :전기및전자공학부,
Publisher
한국과학기술원
Issue Date
2021
Identifier
325007
Language
eng
Description

학위논문(석사) - 한국과학기술원 : 전기및전자공학부, 2021.2,[iii, 29 p. :]

Keywords

asynchronous clock▼acalibration-free▼adynamic amplifier▼aloop-unrolled SAR ADC▼asplit-latch; 비동기식 클럭▼a비보정 기반▼a동적 증폭기▼a루프-언롤드 축차 비교형 아날로그-디지털 변환기▼a분리된 래치 구조

URI
http://hdl.handle.net/10203/295973
Link
http://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=948716&flag=dissertation
Appears in Collection
EE-Theses_Master(석사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0