Co-modeling, experimental verification, and analysis of chip-package hierarchical power distribution network

Cited 3 time in webofscience Cited 2 time in scopus
  • Hit : 351
  • Download : 3
In this paper, we present and verify a new chip-package co-modeling and simulation approach for a low-noise chip-package hierarchical power distribution network (PDN) design. It is based on a hierarchical modeling to combine distributed circuit models at both chip-level PDN and package-level PDN. In particular, it includes all on- and off-chip parasitic circuit elements in the hierarchical PDN with a special consideration on on-chip decoupling capacitor design and placement inside chip. The proposed hierarchical PDN model was successfully validated with good correlations and subsequent analysis to a series of Z11 and Z21 PDN impedance measurements with a frequency range from 1 MHz to 3 GHz. Using the proposed model, we can analyze and estimate the performance of the chip-package hierarchical PDN as well as can predict the effect of high frequency electromagnetic interactions between the chip-level PDN and the package-level PDN. Furthermore, we can precisely anticipate PDN resonance frequencies, noise generation sources, and noise propagation paths through the multiple levels in the hierarchical PDN.
Publisher
IEICE-INST ELECTRONICS INFORMATION COMMUNICATIONS ENG
Issue Date
2008-04
Language
English
Article Type
Article
Keywords

THROUGH-HOLE SIGNAL; RADIATED EMISSIONS; SWITCHING NOISE; CAPACITOR; DESIGN; SUPPRESSION; METHODOLOGY; PCBS

Citation

IEICE TRANSACTIONS ON ELECTRONICS, v.E91C, pp.595 - 606

ISSN
0916-8524
DOI
10.1093/ietele/e91-c.4.595
URI
http://hdl.handle.net/10203/21833
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 3 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0