Sub-50 nm p-channel FinFET

Cited 216 time in webofscience Cited 0 time in scopus
  • Hit : 427
  • Download : 0
High-performance PMOSFETs with sub-50-nm gate-length are reported. A self-aligned double-gate MOSFET structure (FinFET) is used to suppress the short-channel effects. This vertical double-gate SOI MOSFET features: 1) a transistor channel which is formed on the vertical surfaces of an ultrathin Si fin and controlled by gate electrodes formed on both sides of the fin; 2) two gates which are self-aligned to each other and to the source/drain (S/D) regions; 3) raised S/D regions; and 4) a short (50 nm) Si fin to maintain quasi-planar topology for ease of fabrication. The 45-nm gate-length p-channel FinFET showed an I-dsat of 820 muA/mum at V-ds = V-gs = 1.2 V and T-ox = 2.5 nm, Devices showed good performance down to a gate-length of 18 nm, Excellent short-channel behavior was observed. The fin thickness (corresponding to twice the body thickness) is found to be critical for suppressing the short-channel effects, Simulations indicate that the FinFET structure can work down to 10 nm gate length, Thus, the FinFET is a very promising structure for scaling CMOS beyond 50 nm.
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Issue Date
2001-05
Language
English
Article Type
Article
Keywords

POLYCRYSTALLINE SIXGE1-X FILMS; MOSFET

Citation

IEEE TRANSACTIONS ON ELECTRON DEVICES, v.48, no.5, pp.880 - 886

ISSN
0018-9383
URI
http://hdl.handle.net/10203/85220
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 216 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0