Optimizing leakage energy consumption in cache bitlines

Cited 7 time in webofscience Cited 3 time in scopus
  • Hit : 333
  • Download : 0
As technology scales down into deep-submicron, leakage energy is becoming a dominant source of energy consumption. Leakage energy is generally proportional to the area of a circuit and caches constitute a large portion of the die area. Therefore, there has been much effort to reduce leakage energy in caches. Most techniques have been targeted at cell leakage energy optimization. Bitline leakage energy is critical as well. To this end, we propose a predictive precharging scheme to reduce bitline leakage energy consumption. Results show that energy savings are significant with little performance degradation. Also, our predictive precharging is more beneficial in more aggressively scaled technologies.
Publisher
SPRINGER
Issue Date
2004
Language
English
Article Type
Article
Citation

DESIGN AUTOMATION FOR EMBEDDED SYSTEMS, v.9, no.1, pp.5 - 18

ISSN
0929-5585
DOI
10.1007/s10617-005-5345-4
URI
http://hdl.handle.net/10203/82841
Appears in Collection
CS-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 7 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0