Fast locking delay-locked loop using initial delay measurement

Cited 4 time in webofscience Cited 0 time in scopus
  • Hit : 307
  • Download : 0
A delay-locked loop (DLL) architecture capable of incorporating fast locking and low jitter features simultaneously is reported. A test chip was fabricated in a 0.6 mum CMOS process to prove its functionality. The proposed DLL can align the internal clock to the external reference clock within two cycles and maintain its locking state with the aid of feedback operation.
Publisher
Inst Engineering Technology-Iet
Issue Date
2002-08
Language
English
Article Type
Article
Citation

ELECTRONICS LETTERS, v.38, no.17, pp.950 - 951

ISSN
0013-5194
URI
http://hdl.handle.net/10203/80903
Appears in Collection
RIMS Journal Papers
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 4 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0