Simulating Process-Induced Gate Oxide Damage in Circuits

Cited 5 time in webofscience Cited 0 time in scopus
  • Hit : 296
  • Download : 0
Advanced processing techniques such as plasma etching and ion implantation can damage the gate oxides of MOS devices and thus pose a problem to circuit reliability. In this paper, we present a simulator which predicts oxide failure rates during and after processing and pinpoints strong charging current locations in the layout where changes can be made to improve circuit hot-carrier reliability, We present the models and experimental results used to develop the simulator and demonstrate the usefulness of this simulator.
Publisher
IEEE-Inst Electrical Electronics Engineers Inc
Issue Date
1997-09
Language
English
Article Type
Article
Keywords

THIN-OXIDE; PLASMA

Citation

IEEE TRANSACTIONS ON ELECTRON DEVICES, v.44, no.9, pp.1393 - 1400

ISSN
0018-9383
URI
http://hdl.handle.net/10203/73072
Appears in Collection
RIMS Journal Papers
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 5 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0