Optimal Bit-level Arithmetic Optimization for High-Speed Circuits

Cited 8 time in webofscience Cited 0 time in scopus
  • Hit : 292
  • Download : 0
In terms of speed, the Wallace-tree compressor (i.e. bit-level carry-save addition array) is widely recognised as one of the most effective schemes for implementing arithmetic computations in VLSI design. However, the scheme has been applied only in a rather restrictive way, i.e. for implementing fast multipliers and for generating fixed structures without considering the characteristic of the input signals. The authors address the problem of optimising arithmetic circuits to overcome those limitations. A polynomial time algorithm is presented which generates a delay-optimal carry-save addition structure of an arithmetic circuit with uneven signal arrival profiles. This algorithm has been applied to the optimisation of high-speed digital filters and 5-30% savings have been achieved in the overall filter implementation in comparison to the standard carry-save implementation.
Publisher
Inst Engineering Technology-Iet
Issue Date
2000-03
Language
English
Article Type
Article
Citation

ELECTRONICS LETTERS, v.36, no.5, pp.405 - 407

ISSN
0013-5194
URI
http://hdl.handle.net/10203/68588
Appears in Collection
RIMS Journal Papers
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 8 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0