Low power synthesis problems in system-on-chip designs시스템-온-칩 설계에서의 저전력 합성 문제

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 400
  • Download : 0
This thesis addresses four important synthesis problems with an objective of minimizing power consumption in system-on-chip (SoC) design. (1) Scheduling and binding problem for power minimization: We solve the problem efficiently by formulating it into the problem of finding a maximum flow of minimum cost in a network; (2) Interconnect synthesis problem with the consideration of coupled transition activity: We solve the problem by simultaneously formulating and solving the following two issues in an integrated fashion: binding data transfers to buses and determining a (physical) order of lines in each bus; (3) Bus encoding with crosstalk delay elimination problem: We solve the problem by analyzing, formulating, and solving the problem of minimizing a weighted sum of the self transition and cross-coupled transition activities on bus; (4) Memory optimization problem for energy minimization: We minimize the energy consumption by scheduling memory accesses and binding memories simultaneously, so that the use of standby mode in memories are maximized. A set of extensive experimental data is provided to confirm the effectiveness of the proposed approaches.
Advisors
Kim, Tae-Whanresearcher김태환researcher
Description
한국과학기술원 : 전산학전공,
Publisher
한국과학기술원
Issue Date
2004
Identifier
237675/325007  / 020005188
Language
eng
Description

학위논문(박사) - 한국과학기술원 : 전산학전공, 2004.2, [ viii, 92 p. ]

Keywords

BUS ENCODING; BUS BINDING; LOW POWER SYNTHESIS; MEMORY OPTIMIZATION; 메모리 최적화; 버스 인코딩; 버스 바인딩; 저전력 합성

URI
http://hdl.handle.net/10203/33203
Link
http://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=237675&flag=dissertation
Appears in Collection
CS-Theses_Ph.D.(박사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0