Highly Efficient Differential Frequency Doubler With Output Resistance Boosting Feedback

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 4
  • Download : 0
This article presents a differential V-band frequency doubler and a D-band frequency quadrupler that use complementary MOS transistors. The frequency doubler is designed to achieve high conversion efficiency (CE) by utilizing the feedback effect due to the gate-drain parasitic capacitance and the series inductor at the gate of the transistors. Capacitors are added to NMOS transistors to alleviate the intrinsic imbalances between NMOS and PMOS transistors. The frequency quadrupler is composed of cascaded differential doublers. Both frequency multipliers are fabricated in a 40 nm bulk CMOS process. The proposed frequency doubler demonstrates a CE rate of 15.3%, an output power of 3.5 dBm, and a conversion gain (CG) of 0.0 dB. The proposed frequency quadrupler demonstrates a CE rate of 4.7%, an output power of 1.3 dBm, and a CG of -1.0 dB. The CEs of both differential frequency multipliers are the highest among reported CMOS multipliers for their respective frequency bands.
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Issue Date
2024-02
Language
English
Article Type
Article
Citation

IEEE JOURNAL OF SOLID-STATE CIRCUITS, v.59, no.2, pp.414 - 423

ISSN
0018-9200
DOI
10.1109/JSSC.2023.3289512
URI
http://hdl.handle.net/10203/322788
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0