DC Field | Value | Language |
---|---|---|
dc.contributor.advisor | 김정호 | - |
dc.contributor.author | Kim, Juneyoung | - |
dc.contributor.author | 김준영 | - |
dc.date.accessioned | 2024-07-30T19:31:33Z | - |
dc.date.available | 2024-07-30T19:31:33Z | - |
dc.date.issued | 2024 | - |
dc.identifier.uri | http://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=1097194&flag=dissertation | en_US |
dc.identifier.uri | http://hdl.handle.net/10203/321622 | - |
dc.description | 학위논문(석사) - 한국과학기술원 : 전기및전자공학부, 2024.2,[v, 33p :] | - |
dc.description.abstract | In this paper, we analyzed Network-on-Chip (NoC) of the next-generation processor architecture for exascale AI supercomputers, Full Wafer Scale Chip (FWSC). We investigated the signal integrity (SI), power consumption, and latency based on the characteristics of the NoC interconnect and proposed a suitable NoC interconnect structure. The 2D mesh NoC of FWSC is designed using the conventional router structure and on-chip interconnect. Through this, we analyze the signal integrity, power consumption, and latency in the wafer-scale NoC. Additionally, we designed on-chip interconnect suitable for the wafer-scale NoC, which has a significant impact on SI, power consumption, and latency. The proposed interconnect minimizes crosstalk and capacitance by reducing the thickness of NoC signal lines and arranging adjacent signal lines diagonally. The proposed interconnect was verified by comparing it with the conventional interconnect in various aspects. As a result, the proposed interconnect outperforms the conventional | - |
dc.language | eng | - |
dc.publisher | 한국과학기술원 | - |
dc.subject | Supercomputer▼aFull wafer scale chip (FWSC)▼aNoC▼aSignal integrity (SI) | - |
dc.subject | 슈퍼컴퓨터▼aFull wafer scale chip▼aNoC▼a신호 무결성 | - |
dc.title | Signal integrity (SI) design and analysis of network-on-chip (NoC) of full wafer scale chip (FWSC) for ultra-large scale ai supercomputer | - |
dc.title.alternative | 인공지능 슈퍼컴퓨터를 위한 FWSC의 NoC에 대한 신호 무결성 설계 및 분석 | - |
dc.type | Thesis(Master) | - |
dc.identifier.CNRN | 325007 | - |
dc.description.department | 한국과학기술원 :전기및전자공학부, | - |
dc.contributor.alternativeauthor | Kim, Joungho | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.