Memory semiconductor devices comprising an anti-ferroelectric material반 강유전성 물질을 포함하는 메모리 반도체 장치

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 43
  • Download : 0
Semiconductor devices may include a stacked structure including interlayer insulating layers and gate electrodes alternately stacked in a vertical direction, a core region extending in the vertical direction in the stacked structure, a channel layer on a side surface of the core region and facing the gate electrodes and the interlayer insulating layers, a first dielectric layer, a data storage layer and a second dielectric layer, which are between the channel layer and the gate electrodes in order, and an anti-ferroelectric layer including a portion interposed between the first dielectric layer and a first gate electrode of the gate electrodes. The second dielectric layer may contact the channel layer. The anti-ferroelectric layer may be formed of an anti-ferroelectric material having a tetragonal phase.
Assignee
KAIST, Samsung Electronics Co.,Ltd.
Country
US (United States)
Application Date
2021-05-11
Application Number
17316777
Registration Date
2023-08-29
Registration Number
11744082
URI
http://hdl.handle.net/10203/317776
Appears in Collection
EE-Patent(특허)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0