A Process-Scalable Ultra-Low-Voltage Sleep Timer With a Time-Domain Amplifier and a Switch-Less Resistance Multiplier

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 97
  • Download : 0
The on-chip sleep timer is a compact and cost-effective solution that provides high-precision temperature accuracy through the use of a lookup table (LUT) and dedicated temperature sensor (TS). However, maintaining energy efficiency while integrating an accurate sleep timer is challenging due to the significant increase in leakage currents with process scaling and temperature. The proposed sleep timer overcomes these limitations by utilizing an ultra-low-voltage (ULV) frequency locked-loop (FLL) architecture, a time-domain amplifier (TDA), and a switch-less resistance multiplier (SLRM) with a gate leakage-leveraging technique. The prototype integrated circuit (IC), fabricated in a 65-nm CMOS, achieves a 2.73-ppm/C-? temperature dependency with calibration based on an LUT while consuming only 63 nW at a 0.4-V supply and producing a 180-kHz frequency.
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Issue Date
2023-10
Language
English
Article Type
Article
Citation

IEEE JOURNAL OF SOLID-STATE CIRCUITS, v.58, no.10, pp.2675 - 2684

ISSN
0018-9200
DOI
10.1109/JSSC.2023.3290357
URI
http://hdl.handle.net/10203/313847
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0