Low-power high data-rate PLLs for IoT applications사물인터넷 응용을 위한 저전력 높은 전송속도의 위상 동기 회로

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 75
  • Download : 0
Two designs of phase lock loops (PLL) for IoT applications are presented in this thesis. The PLL, which is one of the most energy demanding block in a transceiver, plays an extremely significant role in improving the performance of the tranceiver. The first PLL, which is based on type-II structure, exhibits 18.9ps of rms jitter while dissipating lower than 600uW of power. The second PLL, which employs a master-slave sampling phase detector, has simulated spur level of -58dBc at 900MHz and a figure-of-merit (FoM) of -243dB. A phase noise reduced, supply noise insensitive ring voltage-controlled oscillator (VCO) is also proposed.
Advisors
Lee, Sang-Gugresearcher이상국researcher
Description
한국과학기술원 :전기및전자공학부,
Publisher
한국과학기술원
Issue Date
2022
Identifier
325007
Language
eng
Description

학위논문(석사) - 한국과학기술원 : 전기및전자공학부, 2022.8,[iii, 14 p. :]

Keywords

Low power phase lock loop▼asampling PLL▼amaster-slave phase detector▼acurrent shaping▼asupply noise insensitive ring voltage-controlled oscillator; 저전력 위상 잠금 루프▼a샘플링 위상 잠금 루프▼a마스터-슬레이브 위상 검출기▼a전류 쉐이핑▼a공급 노이즈 무감각 링 전압 제어 오실레이터

URI
http://hdl.handle.net/10203/310003
Link
http://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=1008386&flag=dissertation
Appears in Collection
EE-Theses_Master(석사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0