Study on the charge trap flash-based synaptic device for high-speed, low-power, and highly reliable neuromorphic computing고속, 저전력, 그리고 높은 신뢰성의 뉴로모픽 컴퓨팅을 위한 전하 저장 플래시 메모리 기반 시냅스 소자에 대한 연구

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 78
  • Download : 0
DC FieldValueLanguage
dc.contributor.advisorKim, Sanghyeon-
dc.contributor.advisor김상현-
dc.contributor.authorKim, Joon-Pyo-
dc.date.accessioned2023-06-26T19:33:36Z-
dc.date.available2023-06-26T19:33:36Z-
dc.date.issued2022-
dc.identifier.urihttp://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=997186&flag=dissertationen_US
dc.identifier.urihttp://hdl.handle.net/10203/309826-
dc.description학위논문(석사) - 한국과학기술원 : 전기및전자공학부, 2022.2,[iv, 26 p. :]-
dc.description.abstractIn the hardware-based neuromorphic computing, synaptic devices play a key role for accelerating the computing. While the use of CMOS circuits can be used as synaptic device, it is ineffective in terms of power and area efficiency due to need of large number of transistors. Therefore, many researches have been studied with various single devices as synaptic device. Two-terminal devices such as memristors based on RRAM, PCM, and three-terminal devices such as electrolyte-gated FET, floating-gate FET, and ferroelectric FET, have been demonstrated as synaptic devices. Among these devices, the charge trap flash memory-based devices can be the promising synaptic device due to their CMOS compatibility and excellent reliability. However, there are known disadvantages of charge trap flash memory in terms of endurance and non-linear conductance modulation with identical pulses. In this work, we demonstrated a silicon-on-insulator charge-trap flash-based synaptic transistor using trap level engineered $Al_2O_3/Ta_2O_5/Al_2O_3$ gate stack for neuromorphic computing. This novel gate stack provided very precise control of the channel conductance with more than 6-bits. To achieve this, we measured the electronic band structure of the oxides. Then, using quasi-static split C-V technique, we verified the charge trapping/de-trapping behavior in the gate oxide. Based on this measurement, we chose the appropriate bias condition for highly linear and symmetric potentiation/depression of channel conductance. Finally, we realized the linear and symmetric conductance update with very short (25 ns) identical pulses at low voltage (< 5 V), resulting in low power consumption, long retention, and high endurance. Finally, we achieved high learning accuracy in the training of 60,000 MNIST images.-
dc.languageeng-
dc.publisher한국과학기술원-
dc.titleStudy on the charge trap flash-based synaptic device for high-speed, low-power, and highly reliable neuromorphic computing-
dc.title.alternative고속, 저전력, 그리고 높은 신뢰성의 뉴로모픽 컴퓨팅을 위한 전하 저장 플래시 메모리 기반 시냅스 소자에 대한 연구-
dc.typeThesis(Master)-
dc.identifier.CNRN325007-
dc.description.department한국과학기술원 :전기및전자공학부,-
dc.contributor.alternativeauthor김준표-
Appears in Collection
EE-Theses_Master(석사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0