(A) low-power low-jitter 10GHz frequency synthesizer for 60GHz heterodyne system60GHz 헤테로다인 시스템을 위한 저전력 낮은 지터를 갖는 10GHz 주파수 합성기

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 95
  • Download : 0
High-order modulation in the 60GHz band is required to achieve a data rate of several tens of Gbps, and the jitter characteristic of the frequency synthesizer is an important performance to achive high order modulation. To this end, this study deals with a low-power, low-jitter 10GHz frequency synthesizer for a heterodyne 60GHz wireless communication system. The 10GHz frequency synthesizer was fabricated using a 65nm CMOS process. In this study, in order to achieve low power, a divider with multiple division ratio combined with logical operation functions was designed. In addition, in order to achieve low spur performance, a charge pump having a symmetrical structure was designed. The maximum RMS jitter of the 10GHz phase-locked loop is 371fs, and the spur is -55dBc. The power consumption of the 10GHz phase locked loop is 5.77mW, and the multi-modulus divider for low power consumes 0.12mW power. Finally, low power performance due to the proposed divider was achieved, and also improved spur performance through the proposed charge pump.
Advisors
Park, Chul Soonresearcher박철순researcher
Description
한국과학기술원 :전기및전자공학부,
Publisher
한국과학기술원
Issue Date
2021
Identifier
325007
Language
eng
Description

학위논문(석사) - 한국과학기술원 : 전기및전자공학부, 2021.2,[iv, 37 p. :]

Keywords

CMOS▼afrequency syntesizer▼alow power▼ajitter▼aspur; CMOS▼a주파수 합성기▼a저전력▼a지터▼a스퍼

URI
http://hdl.handle.net/10203/295992
Link
http://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=948680&flag=dissertation
Appears in Collection
EE-Theses_Master(석사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0