Solder reflow process induced residual warpage measurement and its influence on reliability of flip-chip electronic packages

Cited 28 time in webofscience Cited 0 time in scopus
  • Hit : 878
  • Download : 1619
To meet the future needs of high pin count and high performance, package size of flip-chip devices is constrained to become larger. In addition, to fulfill the environment issues, lead free solders will be replacing lead contained eutectic (Sn/37Pb) in near future. Thus, in this work, the effect of residual warpage and consequent residual stress on the reliability of large flip-chip using lead free solder is examined. Several effective experimental approaches to accurately measure residual warpage, using Moire interferometry, shadow Moire, and image processing schemes, are introduced. Moreover, geometric, process, and material parameters affecting the residual warpage during reflow process are discussed and some modifications are suggested. Finally, it is verified that it is crucial to accurately quantify and control the residual warpage in order to guarantee the overall reliability of flip-chip packages regardless of presence of underfill. (c) 2005 Elsevier Ltd. All rights reserved.
Publisher
PERGAMON-ELSEVIER SCIENCE LTD
Issue Date
2006-02
Language
English
Article Type
Article
Keywords

PLASTIC IC PACKAGES; MECHANICAL CHARACTERIZATION; MOISTURE ABSORPTION; STRESS-ANALYSIS; PBGA PACKAGES; PWB WARPAGE; UNDERFILL; ASSEMBLIES; BOARD; INTERFEROMETRY

Citation

MICROELECTRONICS RELIABILITY, v.46, pp.512 - 522

ISSN
0026-2714
DOI
10.1016/j.microrel.2005.06.007
URI
http://hdl.handle.net/10203/2952
Appears in Collection
ME-Journal Papers(저널논문)MS-Journal Papers(저널논문)
Files in This Item
000235441100032.pdf(674.33 kB)Download
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 28 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0