Engineering MoSe2/MoS2 heterojunction traps in 2D transistors for multilevel memory, multiscale display, and synaptic functions

Cited 26 time in webofscience Cited 0 time in scopus
  • Hit : 302
  • Download : 0
We study a low voltage short pulse operating multilevel memory based on van der Waals heterostack (HS) n-MoSe2/n-MoS2 channel field-effect transistors (FETs). Our HS memory FET exploited the gate voltage (V-GS)-induced trapping/de-trapping phenomena for Program/Erase functioning, which was maintained for long retention times owing to the existence of heterojunction energy barrier between MoS2 and MoSe2. More interestingly, trapped electron density was incrementally modulated by the magnitude or cycles of a pulsed V-GS, enabling the HS device to achieve multilevel long-term memory. For a practical demonstration, five different levels of drain current were visualized with multiscale light emissions after our memory FET was integrated into an organic light-emitting diode pixel circuit. In addition, our device was applied to a synapse-imitating neuromorphic memory in an artificial neural network. We regard our unique HS channel FET to be an interesting and promising electron device undertaking multifunctional operations related to the upcoming fourth industrial revolution era.
Publisher
NATURE PORTFOLIO
Issue Date
2022-03
Language
English
Article Type
Article
Citation

NPJ 2D MATERIALS AND APPLICATIONS, v.6, no.1

ISSN
2397-7132
DOI
10.1038/s41699-022-00295-8
URI
http://hdl.handle.net/10203/292610
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 26 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0