Engineering MoSe2/MoS2 heterojunction traps in 2D transistors for multilevel memory, multiscale display, and synaptic functions

Cited 30 time in webofscience Cited 0 time in scopus
  • Hit : 342
  • Download : 0
DC FieldValueLanguage
dc.contributor.authorJeong, Yeonsuko
dc.contributor.authorLee, Han Jooko
dc.contributor.authorPark, Junkyuko
dc.contributor.authorLee, Solko
dc.contributor.authorJin, Hye-Jinko
dc.contributor.authorPark, Samko
dc.contributor.authorCho, Hyunminko
dc.contributor.authorHong, Sungjaeko
dc.contributor.authorKim, Taewookko
dc.contributor.authorKim, Kwanpyoko
dc.contributor.authorChoi, Shinhyunko
dc.contributor.authorIm, Seongilko
dc.date.accessioned2022-04-13T06:53:58Z-
dc.date.available2022-04-13T06:53:58Z-
dc.date.created2022-04-05-
dc.date.created2022-04-05-
dc.date.created2022-04-05-
dc.date.issued2022-03-
dc.identifier.citationNPJ 2D MATERIALS AND APPLICATIONS, v.6, no.1-
dc.identifier.issn2397-7132-
dc.identifier.urihttp://hdl.handle.net/10203/292610-
dc.description.abstractWe study a low voltage short pulse operating multilevel memory based on van der Waals heterostack (HS) n-MoSe2/n-MoS2 channel field-effect transistors (FETs). Our HS memory FET exploited the gate voltage (V-GS)-induced trapping/de-trapping phenomena for Program/Erase functioning, which was maintained for long retention times owing to the existence of heterojunction energy barrier between MoS2 and MoSe2. More interestingly, trapped electron density was incrementally modulated by the magnitude or cycles of a pulsed V-GS, enabling the HS device to achieve multilevel long-term memory. For a practical demonstration, five different levels of drain current were visualized with multiscale light emissions after our memory FET was integrated into an organic light-emitting diode pixel circuit. In addition, our device was applied to a synapse-imitating neuromorphic memory in an artificial neural network. We regard our unique HS channel FET to be an interesting and promising electron device undertaking multifunctional operations related to the upcoming fourth industrial revolution era.-
dc.languageEnglish-
dc.publisherNATURE PORTFOLIO-
dc.titleEngineering MoSe2/MoS2 heterojunction traps in 2D transistors for multilevel memory, multiscale display, and synaptic functions-
dc.typeArticle-
dc.identifier.wosid000771482300001-
dc.identifier.scopusid2-s2.0-85126820407-
dc.type.rimsART-
dc.citation.volume6-
dc.citation.issue1-
dc.citation.publicationnameNPJ 2D MATERIALS AND APPLICATIONS-
dc.identifier.doi10.1038/s41699-022-00295-8-
dc.contributor.localauthorChoi, Shinhyun-
dc.contributor.nonIdAuthorJeong, Yeonsu-
dc.contributor.nonIdAuthorLee, Han Joo-
dc.contributor.nonIdAuthorPark, Junkyu-
dc.contributor.nonIdAuthorLee, Sol-
dc.contributor.nonIdAuthorJin, Hye-Jin-
dc.contributor.nonIdAuthorPark, Sam-
dc.contributor.nonIdAuthorCho, Hyunmin-
dc.contributor.nonIdAuthorHong, Sungjae-
dc.contributor.nonIdAuthorKim, Taewook-
dc.contributor.nonIdAuthorKim, Kwanpyo-
dc.contributor.nonIdAuthorIm, Seongil-
dc.description.isOpenAccessN-
dc.type.journalArticleArticle-
dc.subject.keywordPlusHETEROSTRUCTURES-
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 30 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0