An L2 Cache Architecture Supporting Bypassing for Low Energy and High Performance

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 256
  • Download : 0
Conventional 2-level cache architecture is not efficient in mobile systems when small programs that do not require the large L2 cache run. Bypassing the L2 cache for those small programs has two benefits. When only a single program runs, bypassing the L2 cache allows to power it down removing its leakage energy consumption. When multiple programs run simultaneously on multiple cores, small programs bypass the L2 cache while large programs use it. This decreases conflicts in the L2 cache among those programs increasing overall performance. From our experiments using cycle-accurate performance and energy simulators, our proposed L2 cache architecture supporting bypassing is shown to be effective in reducing L2 cache energy consumption and increasing overall performance of programs.
Publisher
MDPI
Issue Date
2021-06
Language
English
Article Type
Article
Citation

ELECTRONICS, v.10, no.11

ISSN
2079-9292
DOI
10.3390/electronics10111328
URI
http://hdl.handle.net/10203/286427
Appears in Collection
CS-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0