A PVT-robust -59-dBc reference spur and 450-fsRMS jitter injection-locked clock multiplier using a voltage-domain period-calibrating loop

Cited 0 time in webofscience Cited 16 time in scopus
  • Hit : 179
  • Download : 0
This paper presents a low-reference-spur and low-jitter injection-locked clock multiplier (ILCM). To secure these performances over PVT-variations, we propose the use of a voltage-domain period-calibrating loop (VDPCL) in the ILCM that monitors the intrinsic period of the VCO and stores this information as the charges in a capacitor. By evaluating the voltage of the capacitor, it is possible to correct the free-running frequency of the VCO. By iteratively accumulating charges, the precision of the calibration can be increased. The measured reference spur and RMS jitter were -59 dBc and 450 fs, respectively, and their degradations over the PVT were less than 1.5 dB and 50 fs, respectively.
Publisher
Institute of Electrical and Electronics Engineers Inc.
Issue Date
2016-06-15
Language
English
Citation

30th IEEE Symposium on VLSI Circuits, VLSI Circuits 2016

DOI
10.1109/VLSIC.2016.7573550
URI
http://hdl.handle.net/10203/269642
Appears in Collection
EE-Conference Papers(학술회의논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0