(A) power-and-area efficient bootstrap transceiver for referenceless and lane-independent operation기준 클럭 없이 동작가능하고 채널간의 독립적인 운용이 가능하면서도 전력과 면적 효율적인 부트스트랩 송수신기 설계

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 394
  • Download : 0
Parallel transceivers are being adopted to increase the data throughput in high-speed serial link applications. A phase interpolator (PI)-based clock and data recovery (CDR) architecture is better suited for parallel transceiver applications than its voltage-controlled oscillator (VCO)-based counterparts, because of its power and area efficiency and its robustness to interference. A PI-based bootstrap transceiver for referenceless and lane-independent operation is presented. PI output clock signals phase locked to the input data are used as reference clock signals for frequency locking the VCO. The VCO clock signal is then redistributed to the PIs, triggering the bootstrapping between the VCO and the PIs. All lanes operate independently as in VCO-based parallel referenceless designs while saving power and area.
Advisors
Bae, Hyeon Minresearcher배현민researcher
Description
한국과학기술원 :전기및전자공학부,
Publisher
한국과학기술원
Issue Date
2017
Identifier
325007
Language
eng
Description

학위논문(박사) - 한국과학기술원 : 전기및전자공학부, 2017.2,[iv, 43 p :]

Keywords

Phase interpolator; clock and data recovery (CDR); low power transceiver; parallel transceiver; bootstrap CDR; 위상 보간기; 클럭 데이터 복원기; 저전력 송수신기; 병렬 송수신기; 부트스트랩 클럭 데이터 복원기

URI
http://hdl.handle.net/10203/242038
Link
http://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=675843&flag=dissertation
Appears in Collection
EE-Theses_Ph.D.(박사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0