Energy-Scalable 4KB LDPC Decoding Architecture for NAND-Flash-Based Storage Systems

Cited 6 time in webofscience Cited 0 time in scopus
  • Hit : 506
  • Download : 0
This paper presents a novel low-power decoder architecture for the (36420, 32778) binary LDPC code targeting energy-efficient NAND-flash-based mobile devices. The proposed energy-scalable decoding algorithm reduces the operating bit-width of decoding function units at the early-use stage where the channel condition is good enough to lower the precision of computation. Based on a flexible adder structure, the decoding energy of the proposed LDPC decoder can be reduced by freezing the unnecessary parts of hardware resources. A prototype 4KB LDPC decoder is designed in a 65nm CMOS technology, which achieves an average decoding throughput of 8.13Gb/s with 1.2M equivalent gates. The power consumption of the decoder ranges from 397mW to 563mW depending on operating conditions.
Publisher
IEICE-INST ELECTRONICS INFORMATION COMMUNICATIONS ENG
Issue Date
2016-02
Language
English
Article Type
Article
Keywords

DECISION ERROR-CORRECTION; RECOVERY SCHEMES; MEMORY; DESIGN; PERFORMANCE; CODES

Citation

IEICE TRANSACTIONS ON ELECTRONICS, v.E99C, no.2, pp.293 - 301

ISSN
1745-1353
DOI
10.1587/transele.E99.C.293
URI
http://hdl.handle.net/10203/213278
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 6 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0