A power-and-area efficient 10 x 10 Gb/s bootstrap transceiver in 40 nm CMOS for reference-less and lane-independent operation

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 275
  • Download : 0
A phase interpolator (PI)-based 10 × 10 Gb/s bootstrap transceiver for reference-less and lane-independent operation is presented. PI output clock signals that are phase locked to the input data are used for the voltage-controlled oscillator (VCO) frequency locking. The VCO clock signal is then redistributed to the PIs, which triggers bootstrapping between the VCO and PIs. Entire lanes operate independently as in VCO-based parallel reference-less designs, but without performance penalties and with power and area savings. The measured recovered-data jitter in each lane is 0.93 psrms and the transceiver passes the OC-192 jitter-tolerance specification. A flip-chip packaged test chip is fabricated in a 40 nm CMOS technology, having receiver and transmitter figure-of-merits (mW/Gb/s) of 2.03 and 2.13, respectively.
Publisher
IEEE
Issue Date
2015-09-29
Language
English
Citation

IEEE Custom Integrated Circuits Conference (CICC) 2015, pp.1 - 4

ISSN
0886-5930
URI
http://hdl.handle.net/10203/204333
Appears in Collection
EE-Conference Papers(학술회의논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0