Scalable On-Chip Network in Power Constrained Manycore Processors

Cited 0 time in webofscience Cited 2 time in scopus
  • Hit : 256
  • Download : 0
While much research has been done using 2D mesh network as a baseline on-chip network topology, recent multi-core chips from vendors leverage a ring topology. In this work, we re-visit the topology comparison in on-chip networks and model the impact of on-chip network on overall performance while holding the entire chip power constant. We vary the amount of power allocated to the on-chip network and evaluate its impact on overall performance to determine a balanced system design. We show how the ring topology is efficient in current technology at 45nm but the scalability is limited as technology continues to scale and show how a simple hierarchical ring approach can provide a scalable solution.
Publisher
기타(Technical Co-Sponsored by IEEE Computer Society)
Issue Date
2012-06
Language
English
Citation

2012 3rd International Green Computing Conference (IGCC)

DOI
10.1109/IGCC.2012.6322278
URI
http://hdl.handle.net/10203/198468
Appears in Collection
EE-Conference Papers(학술회의논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0