Comparative studies on electrical bias temperature instabilities of In-Ga-Zn-O thin film transistors with different device configurations

Cited 20 time in webofscience Cited 16 time in scopus
  • Hit : 290
  • Download : 0
We investigated the effect of positive bias temperature stress (PBTS) on the device stabilities of In-Ga-Zn-O thin film transistors with bottom gate and top gate structures. Under the PBTS conditions at the gate voltage of +20 V and the temperature of 60 degrees C, the turn-on voltage experienced a negative shift of -1.5 V for the top gate device, while a larger positive shift of 3.0 V was observed for the bottom gate device. From the variations in transfer characteristics at various temperatures and the discussions on the thermal activation energy, it was suggested that these different behaviors of two devices originated from interface trap densities caused by the plasma damage and the pinning of Fermi energy level for the bottom and top gate devices, respectively. It was very encouraging that the variation of the turn-on voltage could be minimized when the top gate device was fabricated to have a very controlled interface. (C) 2013 Elsevier Ltd. All rights reserved.
Publisher
PERGAMON-ELSEVIER SCIENCE LTD
Issue Date
2013-11
Language
English
Article Type
Article
Keywords

OXIDE SEMICONDUCTOR; STRESS; ILLUMINATION; THRESHOLD

Citation

SOLID-STATE ELECTRONICS, v.89, pp.171 - 176

ISSN
0038-1101
DOI
10.1016/j.sse.2013.08.008
URI
http://hdl.handle.net/10203/195995
Appears in Collection
MS-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 20 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0