TEPS: Transient error protection utilizing sub-word parallelism

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 301
  • Download : 0
Future microprocessors are expected to observe higher transient error rates in combinational logic due to technology scaling and dense integration. We propose a simple transient error protection mechanism for embedded systems exploiting frequent small operand values of instructions and frequently used shift operations. The conditions for applicable instructions for the proposed mechanism are explored, which account for 84% of total instructions executed on average. The operands of these instructions are replicated in ALU directly and other instructions are protected using time-redundant double execution. Our experimental results show that the proposed mechanism incurs 12% performance hit and 4% energy hit, on average, with a low impact on the chip area (7% of the execution unit area).
Issue Date
2009-05-14
Language
ENG
Citation

2009 IEEE Computer Society Annual Symposium on VLSI, ISVLSI 2009, pp.286 - 291

URI
http://hdl.handle.net/10203/162321
Appears in Collection
CS-Conference Papers(학술회의논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0