Investigation of gate length and fringing field effects for program and erase efficiency in gate-all-around SONOS memory cells

Cited 3 time in webofscience Cited 0 time in scopus
  • Hit : 379
  • Download : 10
Gate length (L-G) effects for program/erase (P/E) efficiency are investigated in a gate-all-around (GAA) SONOS structure. The experimental results show that PIE characteristics become worse at a shorter L-G, and this trend is verified with numerical simulation. The down-scaling of L-G gives rise to a change in the electric field in tunneling oxide and blocking oxide in the GAA-SONOS structure. For PIE efficiency, these results reveal that the fringing field via a low-k dielectric medium, which encapsulates a gate electrode as an inter-layer dielectric, favorably enhances the electric field of tunneling oxide. It also reduces the electric field of blocking oxide. Additionally, it is found that the electric field of tunneling and blocking oxide becomes more sensitive to the permittivity of the inter-layer dielectric as L-G is more shortened. (C) 2012 Elsevier Ltd. All rights reserved.
Publisher
PERGAMON-ELSEVIER SCIENCE LTD
Issue Date
2013-01
Language
English
Article Type
Article
Citation

SOLID-STATE ELECTRONICS, v.79, pp.7 - 10

ISSN
0038-1101
DOI
10.1016/j.sse.2012.03.008
URI
http://hdl.handle.net/10203/103524
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 3 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0