A 100 MHz-to-1 GHz Fast-Lock Synchronous Clock Generator With DCC for Mobile Applications

Cited 9 time in webofscience Cited 0 time in scopus
  • Hit : 490
  • Download : 0
DC FieldValueLanguage
dc.contributor.authorKim, Mi-Joko
dc.contributor.authorKim, Lee-Supko
dc.date.accessioned2013-03-09T04:37:28Z-
dc.date.available2013-03-09T04:37:28Z-
dc.date.created2012-02-06-
dc.date.created2012-02-06-
dc.date.issued2011-08-
dc.identifier.citationIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, v.58, no.8, pp.477 - 481-
dc.identifier.issn1549-7747-
dc.identifier.urihttp://hdl.handle.net/10203/95376-
dc.description.abstractThis brief presents an all-digital synchronous clock generator with an open-loop architecture, which achieves a fast lock and a wide range for mobile applications. The proposed architecture based on a clock-synchronized delay adopts a multipath delay line, which provides a high resolution and a low deterministic jitter with calibration circuits. A frequency range selector with a locking range moving technique achieves a wide-range operation. The proposed clock generator operates from 100 MHz to 1 GHz with a 14-ps peak-to-peak jitter performance at 1 GHz. The measured lock time is three to ten clock cycles depending on the operating frequency. The clock generator is implemented in a 0.18-mu m CMOS process.-
dc.languageEnglish-
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.subjectMIRROR DELAY-
dc.subjectRING OSCILLATOR-
dc.subjectWIDE-RANGE-
dc.subjectDLL-
dc.titleA 100 MHz-to-1 GHz Fast-Lock Synchronous Clock Generator With DCC for Mobile Applications-
dc.typeArticle-
dc.identifier.wosid000293920000005-
dc.identifier.scopusid2-s2.0-80051796317-
dc.type.rimsART-
dc.citation.volume58-
dc.citation.issue8-
dc.citation.beginningpage477-
dc.citation.endingpage481-
dc.citation.publicationnameIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS-
dc.contributor.localauthorKim, Lee-Sup-
dc.contributor.nonIdAuthorKim, Mi-Jo-
dc.type.journalArticleArticle-
dc.subject.keywordAuthorClock-synchronized delay (CSD)-
dc.subject.keywordAuthormultipath delay line-
dc.subject.keywordAuthortime-to-digital converter (TDC)-
dc.subject.keywordPlusMIRROR DELAY-
dc.subject.keywordPlusRING OSCILLATOR-
dc.subject.keywordPlusWIDE-RANGE-
dc.subject.keywordPlusDLL-
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 9 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0