Endurance reliability of multilevel-cell flash memory using a ZrO2/Si3N4 dual charge storage layer

Cited 9 time in webofscience Cited 0 time in scopus
  • Hit : 435
  • Download : 0
DC FieldValueLanguage
dc.contributor.authorZhang, Gko
dc.contributor.authorHwang, WSko
dc.contributor.authorLee, SHko
dc.contributor.authorCho, Byung Jinko
dc.contributor.authorYoo, WJko
dc.date.accessioned2013-03-08T09:45:13Z-
dc.date.available2013-03-08T09:45:13Z-
dc.date.created2012-02-06-
dc.date.created2012-02-06-
dc.date.issued2008-09-
dc.identifier.citationIEEE TRANSACTIONS ON ELECTRON DEVICES, v.55, no.9, pp.2361 - 2369-
dc.identifier.issn0018-9383-
dc.identifier.urihttp://hdl.handle.net/10203/92765-
dc.description.abstractThe mechanisms of programming/erasing (P/E) and endurance degradation have been investigated for multilevel-cell (MLC) Flash memories using a Si(3)N(4) (NROM) or a ZrO(2)/Si(3)N(4) dual charge storage layer (DCSL). Threshold-voltage (V(th))-level disturbance is found to be the major endurance degradation factor of NROM-type MLCs, whereas separated charge storage and step-up potential wells give rise to a superior V(th)-level controllability for DCSL MLCs. The programmed V(th), levels of DCSL MLCs are controlled by the spatial charge distribution, as well as the charge storage capacity of each storage layer, rather than the charge injection. As a result, DCSL MLCs show negligible V(th)-level offsets (< 0.2 V) that are maintained throughout the 105 P/E cycles, demonstrating significantly improved endurance reliability compared to NROM-type MLCs.-
dc.languageEnglish-
dc.publisherIEEE-
dc.titleEndurance reliability of multilevel-cell flash memory using a ZrO2/Si3N4 dual charge storage layer-
dc.typeArticle-
dc.identifier.wosid000258914000010-
dc.identifier.scopusid2-s2.0-50549098395-
dc.type.rimsART-
dc.citation.volume55-
dc.citation.issue9-
dc.citation.beginningpage2361-
dc.citation.endingpage2369-
dc.citation.publicationnameIEEE TRANSACTIONS ON ELECTRON DEVICES-
dc.identifier.doi10.1109/TED.2008.927396-
dc.contributor.localauthorCho, Byung Jin-
dc.contributor.nonIdAuthorZhang, G-
dc.contributor.nonIdAuthorHwang, WS-
dc.contributor.nonIdAuthorLee, SH-
dc.contributor.nonIdAuthorYoo, WJ-
dc.type.journalArticleArticle-
dc.subject.keywordAuthordual charge storage layer (DCSL)-
dc.subject.keywordAuthorendurance reliability-
dc.subject.keywordAuthorflash memory-
dc.subject.keywordAuthormultiple-level cell (MLC)-
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 9 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0