A CMOS frequency synthesizer block for MB-OFDM UWB systems

Cited 3 time in webofscience Cited 0 time in scopus
  • Hit : 346
  • Download : 0
A CMOS frequency synthesizer block for multi-band orthogonal frequency division multiplexing ultra-wideband systems is proposed. The proposed frequency synthesizer adopts a double-conversion architecture for simplicity and to mitigate spur suppression requirements for out-of-band interferers in 2.4 and 5 GHz bands. Moreover, the frequency synthesizer can consist of the fewest nonlinear components, such as divide-by-Ns and a mixer with the proposed frequency plan, leading to the generation of less spurs. To evaluate the feasibility of the proposed idea, the frequency synthesizer block is implemented in 0.18-mu m CMOS technology. The measured sideband suppression ratio is about 32 dBc, and the phase noise is -105 dBc/Hz at an offset of 1 MHz. The fabricated chip consumes 17.6 mA from a 1.8 V supply, and the die-area including pads is 0.9 x 1.1 mm(2).
Publisher
ELECTRONICS TELECOMMUNICATIONS RESEARCH INST
Issue Date
2007-08
Language
English
Article Type
Article
Citation

ETRI JOURNAL, v.29, pp.437 - 444

ISSN
1225-6463
URI
http://hdl.handle.net/10203/91781
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 3 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0