ATOMi: An algorithm for circuit partitioning into multiple FPGAs using time-multiplexed, off-chip, multicasting interconnection architecture

Cited 1 time in webofscience Cited 0 time in scopus
  • Hit : 377
  • Download : 0
DC FieldValueLanguage
dc.contributor.authorKwon, YSko
dc.contributor.authorKyung, Chong-Minko
dc.date.accessioned2013-03-07T07:41:23Z-
dc.date.available2013-03-07T07:41:23Z-
dc.date.created2012-02-06-
dc.date.created2012-02-06-
dc.date.issued2005-07-
dc.identifier.citationIEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, v.13, no.7, pp.861 - 864-
dc.identifier.issn1063-8210-
dc.identifier.urihttp://hdl.handle.net/10203/89721-
dc.description.abstractLogic emulation is so far the fastest method to verify the system functionality in the gate level before chip fabrication. Field-programmable gate array (FPGA)-based logic emulator with large gate capacity generally comprises a large number of FPGAs or special processors connected in mesh or crossbar topology. However, gate utilization of FPGAs and speed of emulation are limited by the number of signal pins among FPGAs and the interconnection architecture of the logic emulator. This paper first describes a new interconnection architecture called TOMi (Time-multiplexed, Off-chip, Multicasting interconnection) and proposes a circuit partitioning algorithm called ATOMi (Algorithm for TOMi) for multi-FPGA system incorporating four to eight FPGAs where FPGAs are interconnected through TOMi ATOMi reduces the number of off-chip signal transfers to optimize the performance for multi-FPGA system implemented by TOMi Experimental results using Partitioning93 benchmarks show that, by adopting the proposed TOMi interconnection architecture along with ATOMi, the pin count is reduced to 14.4%-88.6% while the critical path delay is reduced to 66.1%-90.1% compared to traditional architectures including mesh, crossbar, and VirtualWire architecture.-
dc.languageEnglish-
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.titleATOMi: An algorithm for circuit partitioning into multiple FPGAs using time-multiplexed, off-chip, multicasting interconnection architecture-
dc.typeArticle-
dc.identifier.wosid000231452900008-
dc.identifier.scopusid2-s2.0-27644449579-
dc.type.rimsART-
dc.citation.volume13-
dc.citation.issue7-
dc.citation.beginningpage861-
dc.citation.endingpage864-
dc.citation.publicationnameIEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS-
dc.identifier.doi10.1109/TVLSI.2005.850117-
dc.contributor.localauthorKyung, Chong-Min-
dc.contributor.nonIdAuthorKwon, YS-
dc.type.journalArticleArticle-
dc.subject.keywordAuthorfield-programmable gate arrays (FPGAs)-
dc.subject.keywordAuthorhigh-speed integrated circuits-
dc.subject.keywordAuthorinterconnections-
dc.subject.keywordAuthorlogic partitioning-
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 1 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0