CeRA: A router for symmetrical FPGAs based on exact routing density evaluation

Cited 1 time in webofscience Cited 0 time in scopus
  • Hit : 320
  • Download : 0
DC FieldValueLanguage
dc.contributor.authorEum, NWko
dc.contributor.authorKim, Tko
dc.contributor.authorKyung, Chong-Minko
dc.date.accessioned2013-03-04T19:38:03Z-
dc.date.available2013-03-04T19:38:03Z-
dc.date.created2012-02-06-
dc.date.created2012-02-06-
dc.date.issued2004-07-
dc.identifier.citationIEEE TRANSACTIONS ON COMPUTERS, v.53, pp.829 - 842-
dc.identifier.issn0018-9340-
dc.identifier.urihttp://hdl.handle.net/10203/83867-
dc.description.abstractThis paper presents a new performance and routability driven routing algorithm for symmetrical array-based field-programmable gate arrays (FPGAs). A key contribution of our work is the overcoming of one essential limitation of the previous routing algorithms: inaccurate estimations of routing density that were too general for symmetrical FPGAs. To this end, we formulate an exact routing density calculation that is based on a precise analysis of the structure (switch block) of symmetrical FPGAs and utilize it consistently in global and detailed routings. With an introduction to the proposed accurate routing metrics, we describe a new routing algorithm, called cost-effective net-decomposition-based routing, which is fast and yet produces remarkable routing results in terms of both routability and net/path delays. We performed extensive experiments to show the effectiveness of our algorithm based on the proposed cost metrics.-
dc.languageEnglish-
dc.publisherIEEE COMPUTER SOC-
dc.subjectPERFORMANCE-
dc.titleCeRA: A router for symmetrical FPGAs based on exact routing density evaluation-
dc.typeArticle-
dc.identifier.wosid000221406600004-
dc.identifier.scopusid2-s2.0-3242696273-
dc.type.rimsART-
dc.citation.volume53-
dc.citation.beginningpage829-
dc.citation.endingpage842-
dc.citation.publicationnameIEEE TRANSACTIONS ON COMPUTERS-
dc.contributor.localauthorKyung, Chong-Min-
dc.contributor.nonIdAuthorEum, NW-
dc.contributor.nonIdAuthorKim, T-
dc.type.journalArticleArticle-
dc.subject.keywordAuthorFPGAs-
dc.subject.keywordAuthorrouting algorithms-
dc.subject.keywordAuthorperformance-
dc.subject.keywordAuthorroutability-
dc.subject.keywordAuthorrouting density-
dc.subject.keywordPlusPERFORMANCE-
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 1 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0