DC Field | Value | Language |
---|---|---|
dc.contributor.author | Ki-Wook Kim | ko |
dc.contributor.author | Taewhan Kim | ko |
dc.contributor.author | C.L. Liu | ko |
dc.contributor.author | Sung-Mo Kang | ko |
dc.date.accessioned | 2013-03-04T01:02:51Z | - |
dc.date.available | 2013-03-04T01:02:51Z | - |
dc.date.created | 2012-02-06 | - |
dc.date.created | 2012-02-06 | - |
dc.date.issued | 2002-02 | - |
dc.identifier.citation | IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, v.21, no.2, pp.232 - 240 | - |
dc.identifier.issn | 0278-0070 | - |
dc.identifier.uri | http://hdl.handle.net/10203/81192 | - |
dc.description.abstract | In this paper, we present a new approach to the problem of inverter elimination in domino logic synthesis. A small piece of static CMOS logic is introduced to the circuit to avoid significant area penalty resulting from duplication. To maximize the domino logic part and to minimize the static CMOS logic part, a generalized automatic test pattern generation (ATPG)-based logic transformation is proposed to eliminate or relocate a target inverter. Based on the new concept of dominating set of mandatory assignment (DSMA) and the corresponding implication graph, v e propose algorithms to identify a minimum candidate set for a target inverter. Experimental results show that logic transformation based on the implication graph can reduce transistor counts by 25% on average, while the delay increases less than 3%. | - |
dc.language | English | - |
dc.publisher | IEEE-Inst Electrical Electronics Engineers Inc | - |
dc.subject | CIRCUITS | - |
dc.subject | VERIFICATION | - |
dc.subject | OPTIMIZATION | - |
dc.subject | CMOS | - |
dc.title | Domino Logic Synthesis based on Implication Graph for Set of Mandatory Assignments | - |
dc.type | Article | - |
dc.identifier.wosid | 000173553400009 | - |
dc.identifier.scopusid | 2-s2.0-0036474528 | - |
dc.type.rims | ART | - |
dc.citation.volume | 21 | - |
dc.citation.issue | 2 | - |
dc.citation.beginningpage | 232 | - |
dc.citation.endingpage | 240 | - |
dc.citation.publicationname | IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS | - |
dc.contributor.localauthor | Taewhan Kim | - |
dc.contributor.nonIdAuthor | Ki-Wook Kim | - |
dc.contributor.nonIdAuthor | C.L. Liu | - |
dc.contributor.nonIdAuthor | Sung-Mo Kang | - |
dc.type.journalArticle | Article | - |
dc.subject.keywordAuthor | domino logic synthesis | - |
dc.subject.keywordAuthor | implication graph | - |
dc.subject.keywordAuthor | set of mandatory assignment | - |
dc.subject.keywordPlus | CIRCUITS | - |
dc.subject.keywordPlus | VERIFICATION | - |
dc.subject.keywordPlus | OPTIMIZATION | - |
dc.subject.keywordPlus | CMOS | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.