Intelligent memory: An architecture for lock-free synchronization

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 429
  • Download : 0
This paper presents intelligent memory, a new memory architecture capable of providing efficient lock-free synchronization. In the intelligent memory, a sequence of operations on a shared object associated with that memory module can be processed without any intervention so that an environment for the synchronization can be provided by executing a critical section itself in that memory module. For this, we present a memory architecture for the intelligent memory having minimal instruction set and develop a programming model, called Critical Section Procedure (CSP), which consists of shared data structures and operations on them. Intelligent memory is intended to eliminate waste of processing time such as busy waiting in spin lock and the retry due to process contentions in existing lock-free synchronization schemes. Simulation results show that the intelligent memory provides better throughput compared with the spin lock and the existing lock-free synchronization schemes.
Publisher
IEICE-INST ELECTRONICS INFORMATION COMMUNICATIONS ENG
Issue Date
1997-04
Language
English
Article Type
Article
Keywords

MULTIPROCESSOR

Citation

IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, v.E80D, no.4, pp.441 - 447

ISSN
0916-8532
URI
http://hdl.handle.net/10203/78128
Appears in Collection
CS-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0