DIVA: Dual-issue VLIW architecture with media instructions for image processing

Cited 1 time in webofscience Cited 0 time in scopus
  • Hit : 403
  • Download : 0
According to the demand on enormous multimedia data processing, we have designed a VLIW (Very Long Instruction Word) processor called DIVA (Dual-Issue VLIW Architecture) exploiting the ILP (instruction-level parallelism) in multimedia programs. DIVA processor which can execute two instructions in one cycle supports 86 instructions including 30 media instructions, and has a sub-word execution structure that supports the saturation mode arithmetic for image processing. Compared to scalar architectures without media instructions, the performance of the DIVA processor is improved by 2.2 to 5 times due to the combination of VLIW architecture and media instructions. DIVA processor, consisting of about 90,000 gates, was implemented using 0.6 mu m CMOS SOG (Sea-of-Gate) process on 8 mm X smm die, and has shown a performance of 80 MOPS (Million Operations Per Second) at 10 MHz clock frequency.
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Issue Date
1999-02
Language
English
Article Type
Article
Citation

IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, v.45, no.1, pp.192 - 202

ISSN
0098-3063
URI
http://hdl.handle.net/10203/75808
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 1 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0