NEW HARDWARE-BASED CLOCK SYNCHRONIZATION FOR THE BYZANTINE FAULT

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 329
  • Download : 0
A new approach for fault-tolerant clock synchronisation which uses digital clocks instead of the conventional PLLs (phase-locked loops) is presented. In this circuit the delay time of the clock system is much reduced and the exact maximum clock skew is obtained to guarantee the tightness of the synchronisation.
Publisher
IEE-INST ELEC ENG
Issue Date
1992-10
Language
English
Article Type
Article
Citation

ELECTRONICS LETTERS, v.28, no.21, pp.2018 - 2019

ISSN
0013-5194
URI
http://hdl.handle.net/10203/65542
Appears in Collection
CS-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0