An 80/20-MHz 160-mW multimedia processor integrated with embedded DRAM, MPEG-4 accelerator, and 3-D rendering engine for mobile applications

Cited 21 time in webofscience Cited 0 time in scopus
  • Hit : 875
  • Download : 521
DC FieldValueLanguage
dc.contributor.authorYoon, CWko
dc.contributor.authorWoo, Rko
dc.contributor.authorKook, Jko
dc.contributor.authorLee, SJko
dc.contributor.authorLee, Kko
dc.contributor.authorYoo, Hoi-Junko
dc.date.accessioned2008-07-22T09:05:36Z-
dc.date.available2008-07-22T09:05:36Z-
dc.date.created2012-02-06-
dc.date.created2012-02-06-
dc.date.issued2001-11-
dc.identifier.citationIEEE JOURNAL OF SOLID-STATE CIRCUITS, v.36, no.11, pp.1758 - 1767-
dc.identifier.issn0018-9200-
dc.identifier.urihttp://hdl.handle.net/10203/6297-
dc.description.abstractA low-power multimedia processor for mobile applications is presented. An 80-MHz 32-b RISC with enhanced multiplier, two 20-MHz hardware accelerators with 7.125-Mb embedded DRAM for MPEG-4 visual SP@L1 decoding and 3-D graphics processing, 2-kB dual-port SRAM, and peripheral blocks are integrated together on a single chip. MPEG-4 SP@L1 video decoding and 3-D graphics rendering with a 16-b depth-buffer alpha-blending double-buffering and gouraud-shading features at 2.2-Mpolygons/s speed are realized with the help of the dedicated hardware accelerators. The architecture of the processor is optimized in terms of power consumption and performance, and various low-power circuit techniques are adopted in each hardware block. The chip is implemented using 0.18-mum embedded memory logic (EML) technology. Its area is 84 mm(2), and power consumption is 160 mW when all of the functions are activated.-
dc.languageEnglish-
dc.language.isoen_USen
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.titleAn 80/20-MHz 160-mW multimedia processor integrated with embedded DRAM, MPEG-4 accelerator, and 3-D rendering engine for mobile applications-
dc.typeArticle-
dc.identifier.wosid000171893000021-
dc.identifier.scopusid2-s2.0-0035505586-
dc.type.rimsART-
dc.citation.volume36-
dc.citation.issue11-
dc.citation.beginningpage1758-
dc.citation.endingpage1767-
dc.citation.publicationnameIEEE JOURNAL OF SOLID-STATE CIRCUITS-
dc.embargo.liftdate9999-12-31-
dc.embargo.terms9999-12-31-
dc.contributor.localauthorYoo, Hoi-Jun-
dc.contributor.nonIdAuthorYoon, CW-
dc.contributor.nonIdAuthorWoo, R-
dc.contributor.nonIdAuthorKook, J-
dc.contributor.nonIdAuthorLee, SJ-
dc.contributor.nonIdAuthorLee, K-
dc.type.journalArticleArticle-
dc.subject.keywordAuthor3-D graphics processing-
dc.subject.keywordAuthorembedded DRAM-
dc.subject.keywordAuthorlow power-
dc.subject.keywordAuthormobile application-
dc.subject.keywordAuthorMPEG-4 visual-
dc.subject.keywordAuthormultimedia processor-
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 21 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0