Software-based design and implementation for digital communication systems디지털 통신 시스템의 소프트웨어 디자인 및 구현

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 349
  • Download : 0
DC FieldValueLanguage
dc.contributor.advisorPark, Sin-Chong-
dc.contributor.advisor박신종-
dc.contributor.authorDo, Young-Ju-
dc.contributor.author도영주-
dc.date.accessioned2011-12-28T03:01:56Z-
dc.date.available2011-12-28T03:01:56Z-
dc.date.issued2008-
dc.identifier.urihttp://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=392910&flag=dissertation-
dc.identifier.urihttp://hdl.handle.net/10203/54939-
dc.description학위논문(석사) - 한국정보통신대학교 : 공학부, 2008.2, [ viii, 49 p. ]-
dc.description.abstractAs the integration technology of System-On-a-Chip (SoC) is being advanced, it becomes possible to satisfy the demands on high-performance or multiple-purpose applications with software implementation. However, for those time-critical applications, a high-speed processor or multiple processors are necessary. In this paper, we design and implement two applications on one or multiple low-speed processors in software. The paper is composed of two parts. The first part is regarding ‘Software-based parallel CRC architecture for multi-process system-on-a-chip’. This part explores applicable CRC architectures for MP SoC in order to implement a high-speed CRC. For MP SoC implementation, we firstly propose a new parallel CRC algorithm which describes how to partition the CRC computation resources according to the number of processors. After that, several communication architectures are suggested through the CRC communication flow analysis. With these architectures, we explore the CRC by using TLM (Transaction Level Model). From the simulation results, we present that the FIFO-based architecture is the most efficient architecture for a high-speed CRC than other architectures. In addition, we prove that the CRC with four processors on a FIFO-based architecture meets the latency requirement of the 802.11a WLAN at the highest data rate, 54Mbps. The second part is concerning ‘Software implementation for multi-protocol 13.56MHz RFID reader’. In this part, we design and implement a multi-protocol 13.56MHz reader in software. In order to satisfy the timing constraint, three level optimization schemes called compile level, syntax level, and architectural level optimization schemes are applied. The execution time of the optimized code is reduced by 85%, so that it fully satisfies the timing constraint at 60MHz EISC core. In addition, the binary code size is minimized up to 211KBytes which is possible to be loaded on the 256KB size memory.eng
dc.languageeng-
dc.publisher한국정보통신대학교-
dc.subjectRFID-
dc.subjectMPSOC-
dc.subjectCRC-
dc.subjectCode Optimization-
dc.subject코드최적화-
dc.subject무선주파수식별시스템-
dc.subject멀티프로세서 시스템온칩-
dc.subject순환잉여검사-
dc.titleSoftware-based design and implementation for digital communication systems-
dc.title.alternative디지털 통신 시스템의 소프트웨어 디자인 및 구현-
dc.typeThesis(Master)-
dc.identifier.CNRN392910/225023-
dc.description.department한국정보통신대학교 : 공학부, -
dc.identifier.uid020064554-
dc.contributor.localauthorPark, Sin-Chong-
dc.contributor.localauthor박신종-
Appears in Collection
School of Engineering-Theses_Master(공학부 석사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0