MOS logic network simulation with a swithch-level model스위치 레벨 모델을 이용한 MOS 논리 회로망의 시뮬레이션

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 369
  • Download : 0
DC FieldValueLanguage
dc.contributor.advisorPark, Song-Bai-
dc.contributor.advisor박송배-
dc.contributor.authorLee, Jae-Cheol-
dc.contributor.author이재철-
dc.date.accessioned2011-12-14T02:21:03Z-
dc.date.available2011-12-14T02:21:03Z-
dc.date.issued1982-
dc.identifier.urihttp://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=63397&flag=dissertation-
dc.identifier.urihttp://hdl.handle.net/10203/39592-
dc.description학위논문(석사) - 한국과학기술원 : 전기 및 전자공학과, 1982.2, [ 1책(면수복잡) ]-
dc.description.abstractRecently, switch-level model emerges to describe the logical behavior of digital integrated circuits implemented by MOS technology. Since in the switch-level model MOS transisters are primitive elements which consist of logic networks, a simulator which has switch-level model as its basis shows generality and accuracy in simulating MOS logic networks. In this thesis, a switch-level model of MOS logic networks is presented, which can cover almost all MOS structures. A switch-level logic simulator named KAISIM based on this model is developed. Some example circuits are simulated with KAISIM, which show accurate results.eng
dc.languageeng-
dc.publisher한국과학기술원-
dc.titleMOS logic network simulation with a swithch-level model-
dc.title.alternative스위치 레벨 모델을 이용한 MOS 논리 회로망의 시뮬레이션-
dc.typeThesis(Master)-
dc.identifier.CNRN63397/325007-
dc.description.department한국과학기술원 : 전기 및 전자공학과, -
dc.identifier.uid000801211-
dc.contributor.localauthorPark, Song-Bai-
dc.contributor.localauthor박송배-
Appears in Collection
EE-Theses_Master(석사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0