Design of an efficient synchronizer for IEEE 802.16d systemsIEEE 802.16d 시스템을 위한 효율적인 동기화기의 설계

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 405
  • Download : 0
DC FieldValueLanguage
dc.contributor.advisorPark, In-Cheol-
dc.contributor.advisor박인철-
dc.contributor.authorKim, Tae-Hwan-
dc.contributor.author김태환-
dc.date.accessioned2011-12-14T02:03:49Z-
dc.date.available2011-12-14T02:03:49Z-
dc.date.issued2007-
dc.identifier.urihttp://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=264956&flag=dissertation-
dc.identifier.urihttp://hdl.handle.net/10203/38448-
dc.description학위논문(석사) - 한국과학기술원 : 전기및전자공학전공, 2007.2, [ vi, 85 p. ]-
dc.description.abstractA synchronizer for IEEE 802.16d system is implemented as a soft-core IP. This synchronizer does coarse time synchronization, fractional CFO estimation, fine STO estimation and integer CFO estimation, as the overall procedure proposed for IEEE 802.16d system. New architectures are proposed for each of these synchronizations. First, the separated data-paths, with each of their optimal bit-widths, are proposed for the coarse time synchronization and the fractional CFO estimation. And dual data-paths for the coarse time synchronization are proposed with the adaptive selection of them. With the proposed architecture for these synchronizations, only about 40% of the power is consumed in the coarse time synchronization in spite of about 30% reduction of the gate count. Additionally, the accuracy of fractional CFO estimation is improved without the ambiguity of the selection with the pure auto-correlation for it. Second, a new architecture for the joint estimation of fine STO and the integer CFO is proposed. This architecture presents a solution for the sensitivity of the one estimation to the error of the other. With this architecture, better performance can be achieved in entire SNR range, in on-line manner.eng
dc.languageeng-
dc.publisher한국과학기술원-
dc.subjectTime Synchronization-
dc.subjectFrequency Synchronization-
dc.subjectOFDM-
dc.subjectWiMAX-
dc.subject와이브로-
dc.subject시간동기화-
dc.subject주파수동기화-
dc.subject직교주파수분할다중화시스템-
dc.subjectIEEE 802.16d-
dc.titleDesign of an efficient synchronizer for IEEE 802.16d systems-
dc.title.alternativeIEEE 802.16d 시스템을 위한 효율적인 동기화기의 설계-
dc.typeThesis(Master)-
dc.identifier.CNRN264956/325007 -
dc.description.department한국과학기술원 : 전기및전자공학전공, -
dc.identifier.uid020053160-
dc.contributor.localauthorPark, In-Cheol-
dc.contributor.localauthor박인철-
Appears in Collection
EE-Theses_Master(석사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0