(The) design and implementation of distributed shared-memory multiprocessor using VHDlVHDL을 이용한 분산 공유 메모리 다중프로세서의 설계 및 구현

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 399
  • Download : 0
DC FieldValueLanguage
dc.contributor.advisorPark, Kyu-Ho-
dc.contributor.advisor박규호-
dc.contributor.authorPark, Kwang-Il-
dc.contributor.author박광일-
dc.date.accessioned2011-12-14T02:01:00Z-
dc.date.available2011-12-14T02:01:00Z-
dc.date.issued1995-
dc.identifier.urihttp://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=99257&flag=dissertation-
dc.identifier.urihttp://hdl.handle.net/10203/38267-
dc.description학위논문(석사) - 한국과학기술원 : 전기및전자공학과, 1995.2, [ vii, 63 p. ]-
dc.description.abstractMultiprocessors are the most appropriate type of computer systems to meet the increasing need for more computing power. Among them, the distributed shared-memory multiprocessors are being considered to be the most promising architecture from a performance and programmability perspective. One of the most critical issues in the design of the distributed shared-memory multiprocessors is the cache coherence strategy. Among the cache coherence strategies, the directory scheme delivers the best performance. In this thesis, the multiprocessor, which is based on the memory-based fullmap directory scheme, is implemented using VHDL, and the correctness of the directory scheme is verified by executing the trace-driven simulation with real traces. The design problems encountered in implementing the multiprocessor, such as deadlock, are examined. The implementation of the multiprocessor using VHDL can have the benefit that the implementation of the multiprocessor into real hardware may be accomplished without severe efforts. The trace-driven simulation shows that, when the cache hit rate is sufficiently high, the write operation is one of the main bottlenecks which degrade system performance. If the cache hit rate is low, the unnecessary replacements occur frequently. By these replacements, the latency of read operation can be lengthened. The cache hit rate has a great effect on the system performance. Therefore, it is very important to keep the cache hit rate high.eng
dc.languageeng-
dc.publisher한국과학기술원-
dc.title(The) design and implementation of distributed shared-memory multiprocessor using VHDl-
dc.title.alternativeVHDL을 이용한 분산 공유 메모리 다중프로세서의 설계 및 구현-
dc.typeThesis(Master)-
dc.identifier.CNRN99257/325007-
dc.description.department한국과학기술원 : 전기및전자공학과, -
dc.identifier.uid000933184-
dc.contributor.localauthorPark, Kyu-Ho-
dc.contributor.localauthor박규호-
Appears in Collection
EE-Theses_Master(석사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0