Topology synthesis for low power cascaded crossbar switches저전력의 다단계 크로스바 스위치를 위한 토폴로지 합성 방법

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 406
  • Download : 0
On-chip communication architecture have a significant impact on the throughput, latency and power consumption of complex SoCs as technology scales to deep submicron. For high clock frequency, global wire delay and pipeline register is most important factors which affect the area, frequency and power consumption of the on-chip communication architecture. The traffic congestion is also important factor, which leads to the degradation of throughput of on-chip communication architecture. We present a topology synthesis method for low power cascaded crossbar switches as backbone network in system-on-chip (SoC). Our method provides a topology of minimum-power crossbar switches ,satisfying given bandwidth, latency, frequency and area constraints. Compared to previous works, the major contribution of our work is the exactness of the solution considering wire delay, traffic congestion and pipeline register insertion. The experimental results shows that the topologies optimized for power consumption with given clock frequency achieves more power reduction (up to 38.0%) over existing method and provides a feasible solution over wide frequency range satisfying given all constraints.
Advisors
Kyung, Chong-Minresearcher경종민researcher
Description
한국과학기술원 : 전기 및 전자공학과,
Publisher
한국과학기술원
Issue Date
2010
Identifier
419215/325007  / 020083448
Language
eng
Description

학위논문(석사) - 한국과학기술원 : 전기 및 전자공학과, 2010.2, [ vi, 34 p. ]

Keywords

topology synthesis; crossbar; on-chip communication architecture; system-on-chip; 칩내시스템; 토폴로지 합성; 크로스바; 칩내통신시스템

URI
http://hdl.handle.net/10203/36614
Link
http://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=419215&flag=dissertation
Appears in Collection
EE-Theses_Master(석사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0