DC Field | Value | Language |
---|---|---|
dc.contributor.advisor | Lee, Soo-Young | - |
dc.contributor.advisor | 이수영 | - |
dc.contributor.author | Choi, Yoon-Kyung | - |
dc.contributor.author | 최윤경 | - |
dc.date.accessioned | 2011-12-14 | - |
dc.date.available | 2011-12-14 | - |
dc.date.issued | 1996 | - |
dc.identifier.uri | http://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=108824&flag=dissertation | - |
dc.identifier.uri | http://hdl.handle.net/10203/36353 | - |
dc.description | 학위논문(박사) - 한국과학기술원 : 전기및전자공학과, 1996.8, [ v, 94 p. ] | - |
dc.description.abstract | Although analog circuits provide attractive features in implementing neural network, most analog implementations have been restricted to forward computations only. Since most of computations occur in learning, learning should be incorporated in hardware implementations for truly fast neural hardware. In this thesis, a subthreshold analog circuits for MOS implementation of artificial neural networks is presented with on-chip learning capability. The subthreshold operation provides low power consumption and the chip implements both backpropagation learning and Hebbian learning. All the circuits incorporate modular architecture, and are designed to increase numbers of neurons and layers with pin-to-pin connections of multiple chips. Previous researchers pointed out that backpropagation learning can overcome several nonidealities of analog hardware but offsets still remains to be a problem. In order to know the effect of multiplier offsets on on-chip learning hardware, a systematic offset analysis is done. The offset analysis shows that offsets cause many phenomena such as output static errors, weight-drift, variable errors dependent upon input training patterns, premature output saturation, etc. Simulation results show these phenomena well. Due to the offset analysis a deeper understanding of practical analog on-chip learning hardwares has been obtained. The offset analysis also provide guidelines determining target values and initial weight values to obtain desired outputs. A neuro system consisting of the neuro-chips, personal computer, and an interface control logic is integrated. The fabricated chips are measured and tested in several ways to know their characteristics and learning performances. Some experimental results are compared with the offset analysis, and demonstrate good agreements. | eng |
dc.language | eng | - |
dc.publisher | 한국과학기술원 | - |
dc.subject | Offset | - |
dc.subject | Analog neuro-chip | - |
dc.subject | VLSI implementation | - |
dc.subject | Neural networks | - |
dc.subject | MLP | - |
dc.subject | 다층구조퍼셉트론 | - |
dc.subject | 오프셋 | - |
dc.subject | 아날로그 신경회로망 칩 | - |
dc.subject | VLSI 구현 | - |
dc.subject | 신경회로망 | - |
dc.title | VLSI implementation of neural network with on-chip learning capability | - |
dc.title.alternative | 학습능력을 가지는 신경회로망의 VLSI 구현 | - |
dc.type | Thesis(Ph.D) | - |
dc.identifier.CNRN | 108824/325007 | - |
dc.description.department | 한국과학기술원 : 전기및전자공학과, | - |
dc.identifier.uid | 000925381 | - |
dc.contributor.localauthor | Lee, Soo-Young | - |
dc.contributor.localauthor | 이수영 | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.