Design of mixed-mode baseband signal processor for wireless communication applications무선 통신 시스템용 혼합모드 기저대역 신호처리기의 설계

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 346
  • Download : 0
DC FieldValueLanguage
dc.contributor.advisorKim, Beom-Sup-
dc.contributor.advisor김범섭-
dc.contributor.authorKim, Tae-Hun-
dc.contributor.author김태훈-
dc.date.accessioned2011-12-14-
dc.date.available2011-12-14-
dc.date.issued2001-
dc.identifier.urihttp://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=169567&flag=dissertation-
dc.identifier.urihttp://hdl.handle.net/10203/35955-
dc.description학위논문(박사) - 한국과학기술원 : 전기및전자공학전공, 2001.8, [ ix, 138 p ]-
dc.description.abstractThe market for digital radio frequency personal communication devices is rapidly expanding with the development of new services and applications as well as adaptability to multiple wireless communication standards. This dissertation shows that oversampled sigma-delta modulators are uniquely suited to channel select filtering for multi-standard capability. It proposes a new concept of sigma-delta modulator structure, named hybrid integrator, and a new method of overload detection, named overload estimator, for resolving critical problems such as overloading, saturation, and non-linearity of internal multi-bit DAC. These proposed schemes can be adapted to some topologies of sigma-delta modulator. The performances of the new architectures are better than those of the conventional architectures. Furthermore, they can make higher order single stage multi-bit sigma-delta modulator be possible with minimum performance degradation. Two implementation examples are provided. And especially, this dissertation intensively analyzes the circuit imperfections according to a finite op-amp DC gain and capacitor mismatches, which are very important factors into digital compensation methods. In this dissertation, an adaptive clock recovery, which is employs a dual-loop digital PLL (DPLL), is designed for both fast acquisition of input frequency and phase in the short initial preamble period and substantial jitter reduction in the steady-state in wireless communication applications. And a bandwidth adjusting (adaptive) algorithm is presented, which allow both fast acquisition and significant jitter reduction for each different noise environment and hardware requirement. This algorithm, based on the recursive least squares (RLS) criterion, suggest an optimal sequence of control parameters for a dual-loop DPLL which achieves the fastest initial acquisition time by trying to minimize the jitter variance in any given time instant. This dissertation also proposes a low pow...eng
dc.languageeng-
dc.publisher한국과학기술원-
dc.subjectDSP Processor-
dc.subjectSigma-Delta-
dc.subjectClock Recovery-
dc.subject클럭복원기-
dc.subject디지탈 신호처리기-
dc.subject시그마-델타-
dc.titleDesign of mixed-mode baseband signal processor for wireless communication applications-
dc.title.alternative무선 통신 시스템용 혼합모드 기저대역 신호처리기의 설계-
dc.typeThesis(Ph.D)-
dc.identifier.CNRN169567/325007-
dc.description.department한국과학기술원 : 전기및전자공학전공, -
dc.identifier.uid000955098-
dc.contributor.localauthorKim, Beom-Sup-
dc.contributor.localauthor김범섭-
Appears in Collection
EE-Theses_Ph.D.(박사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0