(A) unified current - voltage modeling for deep submicron CMOS FETs초미세 CMOS FET를 위한 통합 전류 - 전압 모델링

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 424
  • Download : 0
DC FieldValueLanguage
dc.contributor.advisorLee, Kwy-Ro-
dc.contributor.advisor이귀로-
dc.contributor.authorPark, Chan-Kwang-
dc.contributor.author박찬광-
dc.date.accessioned2011-12-14-
dc.date.available2011-12-14-
dc.date.issued1992-
dc.identifier.urihttp://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=59820&flag=dissertation-
dc.identifier.urihttp://hdl.handle.net/10203/35657-
dc.description학위논문(박사) - 한국과학기술원 : 전기및 전자공학과, 1992.2, [ iv, 196 p. ]-
dc.description.abstractNew semi-empirical current-voltage models for long-channel and shorechannel NMOS and PMOS, called the AIM (Automatic Integrated circuits Modeling) SPICE models, are proposed. They are based on UCCM (Unified Charge Control Model), UMM (Universal Mobility Model), more accurate velocity-field relationships for NMOS and PMOS, respectively, and new formulation of the finite drain conductance due to channel length modulation effect and DIBL (Drain Induced Barrier Lowering) in the saturation region, and short-channel effects. The salient feature of our models is that it allows the automatic parameter extraction in a systematic and unified manner, which is extremely versatile for statestical circuit simulation, statistical yield analysis due to parameter variation, QC (Quality Control) and QA (Quality Assurance). We applied our approaches to submicron n- and p-MOSFETs fabricated by n-well CMOS process. The calculated I-V characteristics using the extracted parameters show excellent agreement with the measurement results. Our parameter extraction is easy and straightforward, and the extracted parameter values such as saturation velocity and characteristic length for channel length modulation are shown to agree well with other independent experimental measurements. These models are implemented in a SPICE version 3C.1, running in a Solbourne series V-602 workstation. The circuit simulation results of AIM SPICE models with similar accuracy. This result is thought to be obtained by the better continuity of drain current and its derivative for the entire MOSFET operation regions.eng
dc.languageeng-
dc.publisher한국과학기술원-
dc.title(A) unified current - voltage modeling for deep submicron CMOS FETs-
dc.title.alternative초미세 CMOS FET를 위한 통합 전류 - 전압 모델링-
dc.typeThesis(Ph.D)-
dc.identifier.CNRN59820/325007-
dc.description.department한국과학기술원 : 전기및 전자공학과, -
dc.identifier.uid000855166-
dc.contributor.localauthorLee, Kwy-Ro-
dc.contributor.localauthor이귀로-
Appears in Collection
EE-Theses_Ph.D.(박사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0