Analysis and architecture design of power-aware H.264/AVC encoder using power-rate-distortion optimization전력-율-왜곡 최적화를 이용한 H.264/AVC 인코더 분석 및 구조 설계

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 692
  • Download : 0
DC FieldValueLanguage
dc.contributor.advisorKyung, Chong-Min-
dc.contributor.advisor경종민-
dc.contributor.authorKim, Jae-Moon-
dc.contributor.author김재문-
dc.date.accessioned2011-12-14-
dc.date.available2011-12-14-
dc.date.issued2010-
dc.identifier.urihttp://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=419296&flag=dissertation-
dc.identifier.urihttp://hdl.handle.net/10203/35598-
dc.description학위논문(박사) - 한국과학기술원 : 전기 및 전자공학과, 2010.08, [ x, 81 p. ]-
dc.description.abstractPortable video communication devices or wireless video sensor networks (WVSN) operate on batteries with limited energy supply. However, a video compression is computational intensive and energy-demanding. Therefore, one of the central challenging issues is to minimize the energy consumption of the video encoding so as to prolong the operational lifetime of portable devices or video sensors. In this paper, an architecture of power-aware H.264/AVC encoder is proposed, which can provide outstanding coding performance and thus suitable for portable devices or WVSN. To reduce the power consumption, two low-power techniques are applied. First is reducing the DRAM access by using a lossless embedded compression (EC). Second is reducing the logic switching power through the bit-truncation scheme applied integer and fractional motion estimation. About 80% of the power consumption is reduced through these two low-power techniques. In a wireless transmission system or a portable device, the power-rate-distortion (P-R-D) optimization is necessary to prolong the operation lifetime under energy constraints. Therefore, the P-R-D model of the video encoder is provided with two steps. First is the modeling process of the relationship between the power consumption and distortion (P-D). To model the power consumption of the video encoder, the power consumption of each functional module is analyzed. Second is generating the unified P-R-D model based on the P-D model. Experimental results show that the proposed P-R-D model represents the relationship among power, rate, and distortion accurately. With the P-R-D model, a designer could optimize the video encoding system by allocation proper power resources to video encoder and wireless transmission or storage system while the distortion is minimized.eng
dc.languageeng-
dc.publisher한국과학기술원-
dc.subjectLow-power architecture design-
dc.subjectPower-rate-distoriton optimization-
dc.subjectVideo encoder-
dc.subjectH.264/AVC-
dc.subjectEmbedded compression.-
dc.subject내장형 압축.-
dc.subject저전력 구조 설계-
dc.subject전력-율-왜곡 최적화-
dc.subject비디오 인코더-
dc.subjectH.264/AVC-
dc.titleAnalysis and architecture design of power-aware H.264/AVC encoder using power-rate-distortion optimization-
dc.title.alternative전력-율-왜곡 최적화를 이용한 H.264/AVC 인코더 분석 및 구조 설계-
dc.typeThesis(Ph.D)-
dc.identifier.CNRN419296/325007 -
dc.description.department한국과학기술원 : 전기 및 전자공학과, -
dc.identifier.uid020047129-
dc.contributor.localauthorKyung, Chong-Min-
dc.contributor.localauthor경종민-
Appears in Collection
EE-Theses_Ph.D.(박사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0