Modular hardware description of pipelined circuits with hazards해저드가 포함된 파이프라인 회로의 모듈러한 하드웨어 설계

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 4
  • Download : 0
DC FieldValueLanguage
dc.contributor.advisor강지훈-
dc.contributor.authorJang, Minseong-
dc.contributor.author장민성-
dc.date.accessioned2024-07-30T19:31:44Z-
dc.date.available2024-07-30T19:31:44Z-
dc.date.issued2024-
dc.identifier.urihttp://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=1097255&flag=dissertationen_US
dc.identifier.urihttp://hdl.handle.net/10203/321675-
dc.description학위논문(석사) - 한국과학기술원 : 전산학부, 2024.2,[iii, 30 p. :]-
dc.description.abstractModular design is critical in reducing hardware designer’s cognitive load and development cost. However, it is challenging to modularize high-performance pipelined circuits with structural, data, and control hazards because their resolution—stalling, and bypassing, and discard-and-restarting—introduce cross-stage dependencies. The dependencies could potentially mandate monolithic control logic and create combinational loops, hindering modular design. An effective method to modularize pipelined circuits is valid-ready interfaces, but they apply to a relatively simple form of pipelined circuits only with structural hazards. We propose hazard interfaces, a generalization of valid-ready interfaces that can modularize pipelined circuits not only with structural but also with data and control hazards. The key idea is enveloping the cross-stage dependencies within interfaces. We also design combinators for hazard interfaces in the style of map-reduce that facilitate decomposition of control logic. We implement a compiler (to synthesizable Verilog) for a prototype language supporting hazard interfaces and combinators, and design a sound and efficient type checker that proves the absence of combinational loops. With case studies on 5-stage RISC-V CPU core and 100Gbps Ethernet NIC, we demonstrate that hazard interfaces indeed facilitate modular design while incurring no noticeable cost in performance, power, and area over reference designs in Chisel and Verilog.-
dc.languageeng-
dc.publisher한국과학기술원-
dc.subject하드웨어 기술 언어▼a함수형 프로그래밍▼a조립기-
dc.subjectHardware description language▼aFunctional programming▼aCombinator-
dc.titleModular hardware description of pipelined circuits with hazards-
dc.title.alternative해저드가 포함된 파이프라인 회로의 모듈러한 하드웨어 설계-
dc.typeThesis(Master)-
dc.identifier.CNRN325007-
dc.description.department한국과학기술원 :전산학부,-
dc.contributor.alternativeauthorKang, Jeehoon-
Appears in Collection
CS-Theses_Master(석사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0